# 1000-Fold Double-Flux-Quantum Voltage Multiplier Employing Directional Propagation of Flux Quanta through Asymmetrically-Damped Junction Branches 

Yoshinao Mizugaki, Yuma Arai, Tomoki Watanabe, and Hiroshi Shimada


#### Abstract

Precise voltage generation is a unique feature of single-flux-quantum (SFQ) circuits, in addition to their highspeed digital signal processing with low power consumption. We investigated SFQ pulse-frequency modulation D/A converters for metrological applications. In our SFQ-based D/A converters, the maximum output voltage is determined by the maximum SFQ pulse-frequency at the pulse number multiplier, and by the voltage multiplication factor at the voltage multiplier. In this study, we present our new design for a double-flux-quantum amplifier (DFQA) that works as a quantum voltage multiplier. In the new parameter set, we tuned the damping parameters of the Josephson junctions to realize proper propagation of SFQ pulses. A 1000 -fold DFQA designed with the new parameter set was fabricated using a $25-\mu \mathrm{A} / \mu \mathrm{m}^{2} \mathrm{Nb} / \mathrm{AlO}_{x} / \mathrm{Nb}$ integration technology. A 1000-fold voltage multiplication was confirmed for the input voltage up to $43 \mu \mathrm{~V}$, with a corresponding SFQ repetition frequency of 21 GHz . That is, the output voltage reached 43 mV .


Index Terms-Superconducting integrated circuits, Josephson effect, Digital-analog conversion.

## I. INTRODUCTION

THE AC Josephson effect is a phenomenon that occurs when the voltage, $V$ across a Josephson junction is proportional to the temporal differentiation of the junction phase difference, $\phi$. It is expressed as $V=\left(\Phi_{0} / 2 \pi\right)(\partial \phi / \partial t)$, where $\Phi_{0}$ is a single-flux-quantum (SFQ). Its time average $\langle V\rangle$ is expressed as $\langle V\rangle=\Phi_{0} f$, where $f$ is the number of $2 \pi$ phase leaps in a unit time.

In a superconducting SFQ circuit, one $2 \pi$-phase-leap of a Josephson junction corresponds to one SFQ pulse. This means that precise voltage generation is possible in an SFQ circuit with well-controlled SFQ pulse trains [1], [2]. Several prototypes of SFQ-based digital-to-analog converters (DACs) for metrological applications have been reported [3]-[5]. Our 9-bit, $2.5-\mathrm{mV}$ DAC comprising $1544 \mathrm{Nb} / \mathrm{AlO}_{x} / \mathrm{Nb}$ Josephson junctions has also been reported, where SFQ pulse-frequency modulation was employed for changing the analog output voltages [6], [7]. The maximum output voltage was determined by the maximum SFQ pulse-frequency at the pulse number multiplier ( 12.3 GHz ), and by the voltage multiplication factor at the voltage multiplier ( 100 -fold). (The product of $2.07 \times 10^{-15} \mathrm{~Wb}, 12.3 \mathrm{GHz}$, and 100 is 2.5 mV .)

[^0]One disadvantage of SFQ-based DACs is their relatively small output voltages compared to other Josephson voltage standard technologies [8], [9]. For our SFQ-based DACs, improving the voltage multiplication factor could be the most effective way to address this shortcoming because a 10 -fold improvement in the SFQ pulse-frequency would be difficult to achieve. Among several ideas on voltage multipliers [1]-[3], [10], [11], we employed the double-flux-quantum amplifier (DFQA) [12]. In fact, we implemented a 100 -fold DFQA in the 9-bit DAC described above [6], [7], while evaluating a 1000fold DFQA independently [13], [14]. The 1000 -fold DFQA worked for input voltages up to $27 \mu \mathrm{~V}$, with a corresponding SFQ repetition frequency of 13 GHz . The maximum input voltage was approximately $40 \%$ of the value obtained by numerical simulation.

During our study on DFQAs, we discovered a new set of device parameters that enabled operation without flux biasing [15]. Its operation was experimentally demonstrated, although the range of its operation for the input voltage was less than 17 $\mu \mathrm{V}(40 \%$ of the numerical result). We also determined that the directional propagation of SFQ pulses was achieved in the new DFQA through asymmetrically-damped junction branches.

In this study, we refined the DFQA with a new parameter set [16]. A simple numerical simulation of directional SFQ propagation through asymmetrically-damped junction branches is presented prior to the detailed description of refinement. Furthermore, we present the design and operation of a 1000fold DFQA realized through the new parameter set.

## II. Directional Propagation of Flux Quanta through Asymmetrically-Damped Junction BRANCHES

In SFQ circuitry, a buffer stage with an escape junction is commonly used to realize the directional propagation of flux quanta, where the difference in the critical currents of two serially-connected junctions is the most important consideration [17]. The original DFQA also employs the difference in critical currents [12]. Conversely, our parameter optimization using the SCOPE2 program [18] suggested that the difference in junction damping is a possible alternative design principle [15].

Fig. 1 shows a schematics of a part of a DFQA with a propagation sequence of flux quanta [12]. A three-junction loop (3JL) including a JJA, JJB, and JJC is a fundamental cell that is stacked in a DFQA. In the parameter set of


Fig. 1. Propagation of a SFQ in a three-junction loop (3JL) of a DFQA. Two magnetic bias lines are not shown.
the original DFQA, the JJA and JJC are critically damped while the JJB is under-damped without a shunting resistor. Magnetic flux biases are also applied to 3JLs and two-junction loops in between, although they are not shown in Fig. 1. The sequence of operation is as follows: First, an input SFQ is transferred into the first 3JL through the JJA. Second, it passes through the JJB where the DFQ is generated ( $4 \pi$-transition). Concurrently, an opposite (reflected) SFQ is generated in the 3JL and transferred to the next cell through the JJC. Repeating this sequence $f$ times in a unit time adds the average voltage of $\Phi_{0} f$ to the output voltage.

There are two important steps towards realizing this DFQA operation: First, DFQ generation is performed at the underdamped junction, JJB. Second, the direction of propagation of the opposite (reflected) SFQ. The reflected SFQ needs to move towards next stage through the JJC and not return through the JJA. In the original parameter set [12], the critical current of the JJC is $40 \%$ less than that of the JJA. (Detailed values are shown in Table I and will be discussed later.) Thus, the reflected SFQs propagate to the next cell through the JJC. Conversely, there is no significant difference between the critical currents of the JJA and JJC in the new parameter set [15]. Instead, the JJA is heavily damped and the JJC lightly damped. Such difference in junction damping ensures that the direction of propagation of the reflected SFQs is through the JJC.

To demonstrate the directional propagation control using asymmetrical damping, we performed a simple circuit simulation. The circuit model is shown in Fig. 2(a). It is composed of a Josephson transmission line (JTL), in which the junctions are critically damped ( $\beta_{\mathrm{c}} \equiv 2 \pi I_{\mathrm{c}} C_{\mathrm{J}} R_{\mathrm{J}}^{2} / \Phi_{0}=1.0$, where $I_{\mathrm{c}}$, $C_{\mathrm{J}}$, and $R_{\mathrm{J}}$ are the critical current, capacitance, and resistance of the junction, respectively), with two junctions in series at the right end. $\beta_{\mathrm{c}}$ is commonly referred to as the McCumberStewart parameter [19], [20]. One of the junctions, the $\mathrm{JJ}_{\mathrm{bttm}}$ is critically damped. The damping of the other, $\mathrm{JJ}_{\mathrm{top}}$, is varied by changing the value of the shunting resistance. Fig. 2(b) shows the dynamic properties of the SFQ propagation at the $\mathrm{JJ}_{\text {top }}-\mathrm{JJ}_{\text {bttm }}$ branch. It was observed that SFQ propagates through the junction with larger $\beta_{\mathrm{c}}$. This is an alternative principle for achieving directional SFQ propagation. That is, when $\beta_{\mathrm{c}}$ of $\mathrm{JJ}_{\mathrm{top}}$ is greater than 1 , an SFQ coming through $\mathrm{JJ}_{0}$


Fig. 2. (a) Circuit model used in the simulation of asymmetrically-damped junction branches. SFQ pulses are transferred through a JTL comprising critically-damped Josephson junctions $\left(\beta_{\mathrm{c}}=1.0\right)$. $\mathrm{JJ}_{\mathrm{bttm}}$ at the right end is also critically damped while the damping parameter $\left(\beta_{\mathrm{c}}\right)$ of the $\mathrm{JJ}_{\text {top }}$ is varied. The critical currents of all the Josephson junctions were assumed to be identical. (b) Propagation direction plotted on the $\beta_{\mathrm{c}}-$ normalized bias plane. (The bias currents are normalized by the critical current of a single Josephson junction.) The results are classified into four states: MFQ gen. (generation of multiple flux quanta), $\mathrm{JJ}_{\text {top }}$ switched ( $2 \pi$-phase leap only at $\mathrm{JJ}_{\mathrm{top}}$ ), $\mathrm{JJ}_{\mathrm{bttm}}$ switched ( $2 \pi$-phase leap only at $\mathrm{JJ}_{\mathrm{bttm}}$ ), and stored (neither $\mathrm{JJ}_{\mathrm{top}}$ nor $\mathrm{JJ}_{\mathrm{bttm}}$ switched by an SFQ ). (c) Delay from the $\mathrm{JJ}_{0}$ (the last junction of the JTL) to either the $\mathrm{JJ}_{\mathrm{top}}$ or $\mathrm{JJ}_{\mathrm{bttm}}$.
(the last junction of the JTL ) passes through $\mathrm{JJ}_{\text {top }}$. In contrast, when $\beta_{\mathrm{c}}$ of $\mathrm{JJ}_{\text {top }}$ is less than 1 , an SFQ coming through $\mathrm{JJ}_{0}$ goes through $\mathrm{JJ}_{\mathrm{bttm}}$ with a $\beta_{\mathrm{c}}$ of 1.0 .

The delay from $\mathrm{JJ}_{0}$ to $\mathrm{JJ}_{\text {top }}$ and from $\mathrm{JJ}_{0}$ to $\mathrm{JJ}_{\mathrm{bttm}}$ are plotted in Fig. 2(c). When the $\beta_{\mathrm{c}}$ of $\mathrm{JJ}_{\text {top }}$ is greater than 1 , the $\mathrm{JJ}_{\text {top }}$ switches, not the $\mathrm{JJ}_{\mathrm{bttm}}$, and the delay becomes shorter as $\beta_{\mathrm{c}}$ of $\mathrm{JJ}_{\text {top }}$ increases because the damping of $\mathrm{JJ}_{\mathrm{top}}$ is decreased.

Conversely, the bias margins for $\beta_{\mathrm{c}}>1$ shown in Fig. 2(b) are not as wide as those for $\beta_{\mathrm{c}}<1$. When the $\beta_{\mathrm{c}}$ of $\mathrm{J}_{\mathrm{top}}$ is less than 1 , the $\mathrm{JJ}_{\mathrm{bttm}}$ switches, not the $\mathrm{JJ}_{\mathrm{top}}$, and the delay becomes shorter as the $\beta_{\mathrm{c}}$ of $\mathbf{J J}_{\mathrm{top}}$ decreases. Although the $\beta_{\mathrm{c}}$ of $\mathrm{JJ}_{\mathrm{bttm}}$ is fixed at 1.0 , the selection of a switching junction takes shorter time as the difference in the $\beta_{\mathrm{c}}$ values becomes larger.


Fig. 3. Equivalent circuit of a 3JL used as a fundamental cell of a DFQA.

TABLE I
Circuit parameters of a 3JL cell.

|  | This work | Original [12] |
| :--- | :---: | :---: |
| $L_{1} / \mathrm{pH}$ | 2.9 | 1.6 |
| $L_{2} / \mathrm{pH}$ | 0.68 | 1.9 |
| $L_{3} / \mathrm{pH}$ | 0.62 | 0.70 |
| $L_{4} / \mathrm{pH}$ | 1.5 | none |
| $M_{1} / \mathrm{pH}$ | 0.36 | 0.27 |
| $M_{2} / \mathrm{pH}$ | none | 0.16 |
| $I_{\mathrm{cA}} / \mathrm{mA}$ | 0.10 | 0.24 |
| $R_{\mathrm{sA}} / \Omega$ | 0.58 | 1.6 |
| $\beta_{\mathrm{cA}}$ | 0.022 | 0.98 |
| $I_{\mathrm{cB}} / \mathrm{mA}$ | 0.21 | 0.22 |
| $R_{\mathrm{sg}} / \Omega$ | 384 | 366 |
| $\beta_{\mathrm{cB}}$ | $4.3 \times 10^{4}$ |  |
| $I_{\mathrm{cC}} / \mathrm{mA}$ | 0.13 | 0.14 |
| $R_{\mathrm{sC}} / \Omega$ | 35 | 2.8 |
| $\beta_{\mathrm{cC}}$ | 138 | 1.0 |

*To calculate the McCumber parameters of $\beta_{\mathrm{cA}}, \beta_{\mathrm{cB}}$, and $\beta_{\mathrm{cC}}$, we assumed that the Josephson current density, specific capacitance, and $I_{\mathrm{cB}} R_{\mathrm{sg}}$ product were $25 \mu \mathrm{~A} / \mu \mathrm{m}^{2}, 55 \mathrm{fF} / \mu \mathrm{m}^{2}$, and 80 mV , respectively.

## III. REDESIGN OF THE DFQA PARAMETERS

As described above, a DFQA comprises 3JL cells connected in series [12]. Figure 3 shows the equivalent circuit of a single 3JL.

The original 3JL has three bias lines: one for direct bias current and the other two for magnetic flux biases to the loops. From the viewpoint of large integration, less bias lines are desirable. Thus, in our previous study [15], we redesigned circuit parameters by gradually reducing the flux bias currents $I_{\mathrm{fb} 1}$ and $I_{\mathrm{fb} 2}$. This was done using the optimization tool, SCOPE2 [18]. We finally reached the parameters that enabled us to operate a DFQA without flux biasing, although the operating margins were quite limited compared to the margins predicted by numerical simulation.

After the experimentation, we checked the layout and the equivalent circuit of the 3JL, and found that the equivalent circuit was not accurate enough [16]. We refined the equivalent circuit by adding $L_{4}$ in Fig. 3, then re-optimized the parameters using SCOPE2. The results of the re-optimization are listed in Table I with the original parameters [12].

In the original parameter set [12], the critical current of the JJC ( $I_{\mathrm{cC}}$ ) was set to 0.14 mA , which is $40 \%$ less than that of the JJA $\left(I_{\mathrm{cA}}=0.24 \mathrm{~mA}\right)$ as described in Table I. Conversely, in the new parameter set, the JJA is heavily damped ( $\beta_{\mathrm{cA}}=0.022$ ) while the JJC is lightly damped


Fig. 4. (a) Photomicrograph of a 3JL. (b) Photomicrograph of a 1000 -fold DFQA comprising 999 3JLs. (c) Measurement setup. An SFQ pulse train into the circuit can be introduced via either of the two possible methods: a $\mathrm{dc} / \mathrm{SFQ}(\mathrm{d} / \mathrm{s})$ converter driven by an ac current source, or a single junction overbiased by a dc current source. Two input paths are merged in a confluence buffer (CB). The average voltages of the input ( $V_{\mathrm{IN}}$ ) and output ( $V_{\mathrm{OUT}}$ ) were measured.
( $\beta_{\mathrm{cC}}=138$ ). Such difference in damping makes the reflected SFQs to propagate through the JJC. It should be noted that the resistor of $35 \Omega$ would be long and have a certain amount of parasitic inductance. In this work, however, we did not include such parasitic inductance in numerical simulation for simplicity.

Besides the addition of $L_{4}$, we decided to omit one flux bias line related to $M_{2}$ and $I_{\mathrm{fb} 2}$ because the re-optimized $M_{2}$ value was one digit less than $M_{1}$ value. On the other hand, we needed to keep the other flux bias line to ensure that the operating margins were wide enough.

## IV. Experiments, Results, and Discussion

We designed a 1000 -fold DFQA using the new parameter set. Test chips were fabricated using the $25-\mu \mathrm{A} / \mathrm{um}^{2}$ $\mathrm{Nb} / \mathrm{AlO}_{x} / \mathrm{Nb}$ Josephson integration process (STP2) of the National Institute of Advanced Industrial Science and Technology (AIST), Japan, which is based on Nb circuit fabrication process developed in the NEC Corporation [21]. Figs. 4(a) and 4(b) show photomicrographs of a single 3JL and the entire 1000-fold DFQA, respectively.

In the measurements, the test chip was cooled down in a liquid helium bath. The measurement setup is illustrated in Fig. 4(c). We adopted two methods for introducing an SFQ pulse train into the circuit. In the first method, we used a $\mathrm{dc} / \mathrm{SFQ}(\mathrm{d} / \mathrm{s})$ converter that was prepared as a fundamental cell in the CONNECT cell library [22], driven by an external ac current source. The input voltage was calculated as $\Phi_{0} f_{\mathrm{IN}}$, while the output voltage $V_{\text {OUT }}$ was measured using a digital multi-meter. In the second method, we used a single Josephson
junction (input junction) overbiased by an external dc current source. (The critical current of the input junction was 0.10 mA , shunted by a $1.2 \Omega$ resistor.) The average input voltage $V_{\text {IN }}$ and $V_{\text {OUT }}$ were acquired via digital oscilloscope through 40 dB differential voltage pre-amplifiers. The input SFQ pulse repetition frequency was calculated using $V_{\mathrm{IN}} / \Phi_{0}$.

Fig. 5(a) shows $f_{\text {IN }}-V_{\text {OUT }}$ characteristics obtained using a $\mathrm{dc} / \mathrm{SFQ}$ converter for feeding the input SFQ pulse train. In this measurement, the maximum input frequency for the 1000 -fold voltage multiplication was 1 GHz . Below 1 GHz , the $V_{\text {OUT }}$ followed an ideal 1000 -fold voltage multiplication line. The maximum relative error was $0.18 \%$, calculated using $\left\{\mid V_{\mathrm{OUT}}{ }^{-}\right.$ $\left.1000 \Phi_{0} f_{\text {IN }} \mid / 1000 \Phi_{0} f_{\text {IN }}\right\} \times 100 \%$ with the experimental values of $f_{\text {IN }}=700 \mathrm{MHz}$ and $\left|V_{\text {OUT }}-1000 \Phi_{0} f_{\text {IN }}\right|=2.6 \mu \mathrm{~V}$. These values are comparable with the results of our previous 1000 -fold DFQA [14]. Although the origins of voltage errors are not clearly understood at the moment, external noise is probably dominant. Beyond 1 GHz , it was impossible to confirm stable operation because the multiplication factor was strongly dependent on the amplitude of the ac signal source. The bandwidth of our experimental setup seemed insufficient for input frequencies above 1 GHz .

Fig. 5(b) shows the experimental results for the $V_{\mathrm{IN}^{-}}$ $V_{\text {OUT }}$ characteristics measured using the overbiasing method. Voltage fluctuation was most likely due to external noise. The $V_{\text {OUT }}$ followed the ideal line of $1000 V_{\text {IN }}$ for $V_{\text {IN }}$ below 43 $\mu \mathrm{V}$, with a corresponding SFQ repetition frequency of 21 GHz , which was $64 \%$ of the value obtained by numerical simulation. This maximum input voltage shows significant improvement over our previous result of $27 \mu \mathrm{~V}$ (13 GHz) [13], [14]. Above $43 \mu \mathrm{~V}$, the $V_{\text {OUT }}$ became less than the ideal values for the 1000 -fold voltage multiplication.

As described in the introduction, the new parameter set realizes wider bias margins that the original parameter set [15]. For example, the margins for $I_{\mathrm{sb}}$ and $I_{\mathrm{fb} 1}$ are improved from $\pm 17 \%$ to $\pm 23 \%$ and from $\pm 33 \%$ to $\pm 157 \%$, respectively. The wider bias margins realized by the new parameter set are likely to contribute to a wider operating range for $V_{\mathrm{IN}}$. Numerical simulation also suggested that the transit time of an SFQ through one 3JL was improved from 12.5 to 10.5 ps. Faster SFQ propagation in the DFQA is also desirable for wider operating ranges.

## V. Conclusions

We presented a new design for 3JLs in DFQAs, where the damping parameters of the Josephson junctions were tuned to realize proper propagation of SFQ pulses. Their directional propagation in asymmetrically-damped junction branches was numerically demonstrated using a simple circuit model. We then described our refinement of the equivalent circuit and re-optimization of the circuit parameters. A 1000-fold DFQA was fabricated through niobium integration technology using the new parameter set. A 1000-fold voltage multiplication was confirmed using two measurement methods. The multiplication accuracy was evaluated using a d/s converter with input frequencies below 1 GHz , with relative errors less than $0.18 \%$. The maximum input voltage checked using the overbiasing


Fig. 5. (a) $f_{\mathrm{IN}}-V_{\text {OUT }}$ characteristics measured using a $\mathrm{d} / \mathrm{s}$ converter. The maximum $f_{\text {IN }}$ for correct operation was 1 GHz . The relative multiplication errors were less than $0.2 \%$. (b) $V_{\mathrm{IN}}-V_{\text {OUT }}$ characteristics measured using the overbiasing method. The maximum $V_{\text {IN }}$ for 1000-fold voltage multiplication was $43 \mu \mathrm{~V}$, with a corresponding SFQ repetition frequency of 21 GHz .
method was $43 \mu \mathrm{~V}$, with a corresponding SFQ repetition frequency of 21 GHz . The output voltage reached 43 mV . This was a $60 \%$ improvement over our previous 1000 -fold DFQA design using the original parameter set [12]-[14].

## Acknowledgment

The authors are grateful to M. Maezawa for initiation of the present work. The authors thank M. Tanaka, M. Moriya, Y. Takahashi, Y. Urai, K. Sawada, K. Higuchi, and K. Yamazaki for fruitful discussion and technical supports. Test circuits used in this study were fabricated using the AIST-STP 2 process in the Superconducting Clean Room (CRAVITY) at the National Institute of AIST. The stable supply of liquid helium from the Coordinated Center for UEC Research Facilities is also acknowledged.

## REFERENCES

[1] C. A. Hamilton, "Josephson voltage standard based on single-fluxquantum voltage multiplier," IEEE Trans. Appl. Supercond., vol. 2, no. 3, pp. 139-142, Sep. 1992.
[2] V. K. Semenov, "Digital to analog conversion based on processing of the SFQ pulses," IEEE Trans. Appl. Supercond., vol. 3, no. 1, pp. 26372640, Mar. 1993.
[3] H. Sasaki, S. Kiryu, F. Hirayama, T. Kikuchi, M. Maezawa, A. Shoji, S. V. Polonsky, "RSFQ-based D/A converter for AC voltage standard," IEEE Trans. Appl. Supercond., vol. 9, no. 2, pp. 3561-3564, Jun. 1999.
[4] V. K. Semenov and Yu. A. Polyakov, "Circuit Improvements for a Voltage Multiplier," IEEE Trans. Appl. Supercond., vol. 11, no. 1, pp. 550-553, Mar. 2001.
[5] M. Maezawa, F. Hirayama, M. Suzuki, "Rapid single flux quantum digital-to-analog converter for ac voltage standard," Physica C, vol. 426431, no. 1, pp. 1674-1679, Oct. 2005.
[6] Y. Mizugaki, Y. Takahashi, H. Shimada, and M. Maezawa, "9-bit superconductive single-flux-quantum digital-to-analog converter," Electron. Lett., vol. 50, no. 22, pp. 1637-1639, Oct. 2014.
[7] Y. Mizugaki, Y. Takahashi, H. Shimada, and M. Maezawa, "Design and Operation of a 9-Bit Single-Flux-Quantum Pulse-Frequency Modulation Digital-to-Analog Converter," Physics Procedia, vol. 65, pp. 209-212, 2015.
[8] B. Jeanneret and S. P. Benz, "Application of the Josephson effect in electrical metrology," Eur. Phys. J. Special Topics, vol. 172, pp. 181206, 2006.
[9] N. Kaneko, M. Maruyama, and C. Urano, "Current status of Josephson arbitrary wavform synthesis at NMIJ/AIST," IEICE Trans. Electron., vol. E94-C, no. 3, pp. 273-279, Mar. 2011.
[10] Y. Mizugaki, Y. Namatame, and M. Maezawa, "Design and operation of series array of voltage doubler cells for rapid-single-flux-quantum digital-to-analog converters," Supercond. Sci. Technol., vol. 20, no. 11, pp. S315-S317, Oct. 2007.
[11] Y. Mizugaki, T. Tanaka, J. Saito, T. Kobayashi, M. Moriya, and M. Maezawa, "Design and operation of voltage quadrupler cell for rapid-single-flux-quantum digital-to-analog converters," Physica C, vol. 471, no. 21-22, pp. 1267-1269, Nov. 2011.
[12] Q. P. Herr, "Stacked double-flux-quantum output amplifier," IEEE Trans. Appl. Supercond., vol. 15, no. 2, pp. 259-262, Jun. 2005.
[13] Y. Sato, M. Moriya, H. Shimada, Y. Mizugaki, and M. Maezawa, "Design and operation of 1000 -fold voltage multiplier based on double-flux-quantum amplifier," Physics Procedia, vol. 45, pp. 221-224, 2013.
[14] Y. Mizugaki, Y. Sato, H. Shimada, and M. Maezawa, "Input-Output Characteristics of a 999-Stage Double-Flux-Quantum Amplifier Designed for 1000-Fold Voltage Multiplication,"Jpn. J. Appl. Phys., vol. 53, no. 5, May 2014, Art. no. 053101.
[15] Y. Mizugaki and T. Watanabe, "Design and Operation of a Double-Flux-Quantum Amplifier Excluding Flux Bias Lines," IEEE Trans. Appl. Supercond.. vol. 26, no. 5, Aug. 2016, Art. no. 1301104, .
[16] Y. Arai, Y. Urai, T. Watanabe, K. Higuchi, H. Shimada and Y. Mizugaki, "A double-flux-quantum amplifier with a single flux-biasing line," J. Phys.: Conf. Ser., vol. 1054, Jul. 2018, Art. no. 012062.
[17] K. K. Likharev and V. K. Semenov, "RSFQ Logic/Memory Family: A New Josephson-Junction Technology for Sub-Terahertz-ClockFrequency Digital Systems," IEEE Trans. Appl. Suerpcond., vol. 1, no. 1, pp. 3-28, Mar. 1991.
[18] N. Mori, A. Akahori, T. Sato, N. Takeuchi, A. Fujimaki, and H. Hayakawa, "A new optimization procedure for single flux quantum circuits," Physica C, vol. 357-360, pt. 2, pp. 1557-1560, Aug. 2001.
[19] W. C. Stewart, "Current-voltage characteristics of Josephson junctions," Appl. Phys. Lett., vol. 2, no. 8, pp. 277-280, Apr. 1968.
[20] D. E. McCumber, "Tunneling and Weak-Link Superconductor Phenomena Having Potential Device Applications, " J. Appl. Phys., vol. 39, no. 6, pp. 2503-2508, May, 1968.
[21] S. Nagasawa, Y. Hashimoto, H. Numata and S. Tahara, "A 380 ps, 9.5 mW Josephson 4-Kbit RAM operated at high bit yield," IEEE Trans. on Appl. Supercond., vol. 5, no. 2, pp. 2447-2452, Jun. 1995.
[22] S. Yorozu, Y. Kameda, H. Terai, A. Fujimaki, T. Yamada, and S. Tahara, "A single flux quantum standard log cell library," Physica C, vol. 378381, pp. 1471-1474, Oct. 2002.


[^0]:    The authors are with the University of Electro-Communications (UEC Tokyo), Chofu, Tokyo 182-8585, Japan (e-mail: y.mizugaki@uec.ac.jp).
    Manuscript received October 22, 2018; revised December 23, 2018. This work was partially supported by JSPS KAKENHI Grant Numbers 15K13999 \& 17K04979, and also by VLSI Design and Education Center (VDEC), the University of Tokyo in collaboration with Cadence Design Systems, Inc.

